[RISC-V] Fix risc-v expected test output after recent iv changes
Richard S's recent change to iv increment insertion removed a reg->reg move (which was its intent AFAICT). This triggered a failure on a riscv test. That test was meant to verify that we didn't have an extraneous reg->reg move due to a buglet in the risc-v splitters. Before the 2023 change we had two vector reg->reg moves and after the 2023 fix we had just one. With Richard's change we have none ;-) Adjusting test accordingly. Pushed to the trunk. gcc/testsuite * gcc.target/riscv/rvv/autovec/madd-split2-1.c: Update expected output.
This commit is contained in:
parent
a69b728b5b
commit
33e610110c
1 changed files with 1 additions and 1 deletions
|
@ -10,4 +10,4 @@ foo (long *__restrict a, long *__restrict b, long n)
|
|||
return a[1];
|
||||
}
|
||||
|
||||
/* { dg-final { scan-assembler-times {\tvmv1r\.v} 1 } } */
|
||||
/* { dg-final { scan-assembler-not {\tvmv1r\.v} } } */
|
||||
|
|
Loading…
Add table
Reference in a new issue